# **Topics**

| 5     | Instruction Set Summary                                       | 5-3        |
|-------|---------------------------------------------------------------|------------|
| 5.1   | Symbols and Abbreviations                                     | 5-4        |
| 5.2   | Addressing Modes                                              | 5-5        |
| 5.3   | Instruction Set Summary                                       | 5-6        |
| 5.4   | Clock cycles, Length of Instruction                           | 5-8        |
| 5.4.1 | Format I Instructions Format II Instructions                  | 5-8<br>5-9 |
|       | Format III Instructions                                       | 5-9<br>5-9 |
|       | Miscellanous Instructions or Operators                        | 5-9        |
|       | Tables                                                        |            |
| Table | Title                                                         | Page       |
| 5.1   | Symbols and Abbreviations used in the Instruction Set Summary | 5-4        |
| 5.2   | Addressing Modes                                              | 5-5        |
| 5.3   | MSP430 Family Instruction Set Summary                         | 5-6        |
| 5.4   | Format I Instructions                                         | 5-8        |
| 5.5   | Format II Instructions                                        | 5-9        |
|       | Notes                                                         |            |
|       | Notes                                                         |            |
| Title |                                                               | Page       |
| 5.1   | Addressing Modes                                              | 5-5        |
| 5.2   | Emulated Instructions                                         | 5-7        |
| 5.3   | Cycle Time of the DADD Instruction                            | 5-8        |
| 5.4   | Immediate mode in destination field                           | 5-9        |

# 5 Instruction Set Summary

This chapter summarizes the MSP430 family instruction set.

# 5.1 Symbols and Abbreviations

The following table lists the instruction set symbols and abbreviations used throughout the rest of this chapter.

| Symbol          | Definition                                                               | Symbol       | Definition                                                                            |
|-----------------|--------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------|
| src             | The source operand defined by As and S-reg                               | dst          | The destination operand defined by Ad and D-reg                                       |
| As              | The bits representing the addressing mode used for the source            | Ad           | The bit representing the addressing mode used for the destination                     |
| S-reg           | The used Working Register for the source src                             | D-reg        | The used Working Register for the destination dst                                     |
| R0 or PC        | Register 0 or Program Counter                                            | R1 or SP     | Register 1 or Stack Pointer                                                           |
| R2 or<br>SR/CG1 | Register 2 or Status<br>Register/Constant Generator 1                    | R3 or<br>CG2 | Register 3 or Constant<br>Generator 2                                                 |
| R4 to<br>R15    | Working Register, general purpose                                        | Rn           | Working Register with n=4-15, general purpose                                         |
| #               | Immediate Data                                                           | @            | Register indirect addressing                                                          |
| &               | Absolute address                                                         | >            | Data transfer direction                                                               |
| label           | 16-bit label                                                             | TOS          | Top of Stack                                                                          |
| С               | Carry Bit                                                                | N            | Negative Bit                                                                          |
| V               | Overflow Bit                                                             | Z            | Zero Bit                                                                              |
| .B              | The suffix .B at the instruction memonic will result in a byte operation | .W           | The suffix .W or no suffix at the instruction memonic will result in a word operation |
| MSB             | Most significant Bit                                                     | LSB          | Least significant Bit                                                                 |

 Table 5.1: Symbols and Abbreviations used in the Instruction Set Summary

#### 5.2 Addressing Modes

All seven addressing modes for the source operand and all four addressing modes for the destination operand can address the complete address space. The bit numbers show the contents of the As resp. Ad mode bits.

| As | Ad | Addressing Mode           | Syntax | Description                                                                                                    |  |
|----|----|---------------------------|--------|----------------------------------------------------------------------------------------------------------------|--|
| 00 | 0  | Register Mode             | Rn     | Register contents are operand                                                                                  |  |
| 01 | 1  | Indexed Mode              | X(Rn)  | (Rn + X) points to the operand.<br>X is stored in the next word                                                |  |
| 01 | 1  | Symbolic Mode             | ADDR   | (PC + X) points to the operand. X is stored in the next word. Indexed Mode X(PC) is used                       |  |
| 01 | 1  | Absolute Mode             | &ADDR  | The word following the instruction contains the absolute address.                                              |  |
| 10 | -  | Indirect Register<br>Mode | @Rn    | Rn is used as a pointer to the operand                                                                         |  |
| 11 | -  | Indirect<br>Autoincrement | @Rn+   | Rn is used as a pointer to the operand.<br>Rn is incremented afterwards                                        |  |
| 11 | -  | Immediate Mode            | #N     | The word following the instruction contains the immediate constant N. Indirect Autoincrement Mode @PC+ is used |  |

Table 5.2: Addressing Modes

# Note: Addressing Modes

The addressing modes using the PC as the working register use the normal effects of the addressing modes. The special addressing modes are caused by the pointing of the PC to the ROM word following the currently executed instruction.

# 5.3 Instruction Set Summary

|   |          |         |                                              | Status Bits |   | • |   |
|---|----------|---------|----------------------------------------------|-------------|---|---|---|
|   |          |         |                                              | ٧           | N | Z | С |
| * | ADC(.B)  | dst     | $dst + C \rightarrow dst$                    | Χ           | X | X | Χ |
|   | ADD(.B)  | src,dst | $src + dst \rightarrow dst$                  | X           | Χ | Х | Χ |
|   | ADDC(.B) | src,dst | $src + dst + C \rightarrow dst$              | Χ           | X | Х | Χ |
|   | AND(.B)  | src,dst | src .and. $dst \rightarrow dst$              | 0           | Χ | Х | Χ |
|   | BIC(.B)  | src,dst | .not.src .and. $dst \rightarrow dst$         | -           | - | - | - |
|   | BIS(.B)  | src,dst | $src.or.\ dst \rightarrow dst$               | -           | - | - | - |
|   | BIT(.B)  | src,dst | src .and. dst                                | 0           | Χ | Х | Х |
| * | BR       | dst     | Branch to                                    | -           | - | - | - |
|   | CALL     | dst     | $PC+2 \rightarrow stack, dst \rightarrow PC$ | -           | - | - | - |
| * | CLR(.B)  | dst     | Clear destination                            | -           | - | - | - |
| * | CLRC     |         | Clear carry bit                              | -           | - | - | 0 |
| * | CLRN     |         | Clear negative bit                           | -           | 0 | - | - |
| * | CLRZ     |         | Clear zero bit                               | -           | - | 0 | - |
|   | CMP(.B)  | src,dst | dst - src                                    | X           | Χ | Х | Х |
| * | DADC(.B) | dst     | dst + C → dst (decimal)                      | Х           | Χ | Χ | Х |
|   | DADD(.B) | src,dst | $src + dst + C \rightarrow dst (decimal)$    | X           | Χ | Х | Х |
| * | DEC(.B)  | dst     | $dst - 1 \rightarrow dst$                    | Χ           | Χ | Χ | Х |
| * | DECD(.B) | dst     | $dst - 2 \rightarrow dst$                    | Χ           | Χ | Χ | Х |
| * | DINT     |         | Disable interrupt                            | -           | - | - | - |
| * | EINT     |         | Enable interrupt                             | -           | - | - | - |
| * | INC(.B)  | dst     | Increment destination, dst +1 → dst          | Χ           | Χ | Χ | Х |
| * | INCD(.B) | dst     | Double-Increment destination, dst+2→dst      | Х           | Χ | Х | Х |
| * | INV(.B)  | dst     | Invert destination                           | Χ           | Χ | Χ | Х |
|   | JC/JHS   | Label   | Jump to Label if Carry-bit is set            | -           | - | - | - |
|   | JEQ/JZ   | Label   | Jump to Label if Zero-bit is set             | -           | - | - | - |
|   | JGE      | Label   | Jump to Label if $(N.XOR. V) = 0$            | -           | - | - | - |
|   | JL       | Label   | Jump to Label if (N .XOR. V) = 1             | -           | - | - | - |
|   | JMP      | Label   | Jump to Label unconditionally                | -           | - | - | - |
|   | JN       | Label   | Jump to Label if Negative-bit is set         | -           | - | - | - |

Legend:

- 0 Status bit always cleared
- 1 Status bit always set
- x Status bit cleared or set on results
- Status bit not affected
- \* Emulated Instructions

Table 5.3: MPS430 Family Instruction Set Summary

|   |          |         |                                                 | Sta | atus | Bits | ; |
|---|----------|---------|-------------------------------------------------|-----|------|------|---|
|   |          |         |                                                 | V   | N    | Z    | С |
|   | JNC/JLO  | Label   | Jump to Label if Carry-bit is reset             | -   | -    | -    | - |
|   | JNE/JNZ  | Label   | Jump to Label if Zero-bit is reset              | -   | -    | -    | - |
|   | MOV(.B)  | src,dst | $src \rightarrow dst$                           | -   | -    | -    | - |
| * | NOP      |         | No operation                                    | -   | -    | -    | - |
| * | POP(.B)  | dst     | Item from stack, SP+2 $\rightarrow$ SP          | -   | -    | -    | - |
|   | PUSH(.B) | src     | $SP - 2 \to SP,src \to @SP$                     | -   | -    | -    | - |
|   | RETI     |         | Return from interrupt                           | X   | Χ    | Χ    | Χ |
|   |          |         | $TOS \to SR,  SP + 2 \to SP$                    |     |      |      |   |
|   |          |         | $TOS \rightarrow PC$ , $SP + 2 \rightarrow SZP$ |     |      |      |   |
| * | RET      |         | Return from subroutine                          | -   | -    | -    | - |
|   |          |         | $TOS \rightarrow PC$ , $SP + 2 \rightarrow SP$  |     |      |      |   |
| * | RLA(.B)  | dst     | Rotate left arithmetically                      | X   | Χ    | Χ    | Х |
| * | RLC(.B)  | dst     | Rotate left through carry                       | Х   | Χ    | Х    | Χ |
|   | RRA(.B)  | dst     | $MSB \to MSB \ LSB \to C$                       | 0   | Χ    | Χ    | Χ |
|   | RRC(.B)  | dst     | $C \to MSB \ LSB \to C$                         | Х   | Χ    | Χ    | Х |
| * | SBC(.B)  | dst     | Subtract carry from destination                 | Х   | Х    | Х    | Х |
| * | SETC     |         | Set carry bit                                   | -   | -    | -    | 1 |
| * | SETN     |         | Set negative bit                                | -   | 1    | -    | - |
| * | SETZ     |         | Set zero bit                                    | -   | -    | 1    | - |
|   | SUB(.B)  | src,dst | $dst + .not.src + 1 \rightarrow dst$            | X   | Χ    | Χ    | Χ |
|   | SUBC(.B) | src,dst | $dst + .not.src + C \rightarrow dst$            | Х   | Χ    | Х    | Χ |
|   | SWPB     | dst     | swap bytes                                      | -   | -    | -    | - |
|   | SXT      | dst     | Bit7 → Bit8 Bit15                               | 0   | Х    | Х    | Χ |
| * | TST(.B)  | dst     | Test destination                                | Х   | Х    | Х    | Х |
|   | XOR(.B)  | src,dst | $src.xor. dst \rightarrow dst$                  | Х   | Х    | Х    | Χ |

Legend:

- 0 The Status Bit is cleared
- x The Status Bit is affected
- 1 The Status Bit is set
- The Status Bit is not affected
- \* Emulated Instructions

Table 5.3: MPS430 Family Instruction Set Summary (Concluded)

#### Note: Emulated Instructions

All marked instructions ( \* ) are emulated instructions. The emulated instructions use core instructions combined with the architecture and implementation of the CPU for higher code efficiency and faster execution.

# 5.4 Clock cycles, Length of Instruction

The operating speed of the CPU is independent from individual instructions. It depends on the instruction format and the addressing modes. The number of clock cycles refer to the internal oscillator frequency.

#### 5.4.1 Format I Instructions

| Address Mode |          | #of cycles | Length of   | Example         |
|--------------|----------|------------|-------------|-----------------|
| As           | Ad       | -          | instruction |                 |
| 00, Rn       | 0, Rm    | 1          | 1           | MOV R5,R8       |
|              | 0,PC     | 2          | 1           | BR R9           |
| 00, Rn       | 1, x(Rm) | 4          | 2           | ADD R5,3(R6)    |
|              | 1, EDE   |            | 2           | XOR R8,EDE      |
|              | 1, &EDE  |            | 2           | MOV R5,&EDE     |
| 01, x(Rn)    | 0, Rm    | 3          | 2           | MOV 2(R5),R7    |
| 01, EDE      |          |            | 2           | AND EDE,R6      |
| 01, &EDE     |          |            |             | MOV &EDE,R8     |
| 01, x(Rn)    | 1, x(Rm) | 6          | 3           | ADD 3(R4),6(R9) |
| 01, EDE      | 1, TONI  |            | 3<br>3      | CMP EDE,TONI    |
| 01, &EDE     | 1, &TONI |            | 3           | MOV 2(R5),&TONI |
|              |          |            |             | ADD EDE,&TONI   |
| 10, @Rn      | 0, Rm    | 2          | 1           | AND @R4,R5      |
| 10, @Rn      | 1, x(Rm) | 5          | 2           | XOR @R5,8(R6)   |
|              | 1, EDE   |            | 2           | MOV @R5,EDE     |
|              | 1, &EDE  |            | 2           | XOR @R5,&EDE    |
| 11, @Rn+     | 0, Rm    | 2          | 1           | ADD @R5+,R6     |
|              | 0, PC    | 3          | 1           | BR @R9+         |
| 11, #N       | 0, Rm    | 2<br>2     | 2           | MOV #20,R9      |
|              | 0, PC    |            | 2           | BR #2AEh        |
| 11, @Rn+     | 1, x(Rm) | 5          | 2           | MOV @R9+,2(R4)  |
| 11, #N       | 1, EDE   |            | 3           | ADD #33,EDE     |
| 11, @Rn+     | 1, &EDE  |            | 2           | MOV @R9+,&EDE   |
| 11, #N       |          |            | 3           | ADD #33,&EDE    |

Table 5.4: Format I Instructions

Note: Cycle Time of the DADD Instruction

The DADD instruction needs 1 extra cycle.

#### 5.4.2 Format II Instructions

| Address Mode       | #of cycles |       | Length of   | Example    |
|--------------------|------------|-------|-------------|------------|
| A <sub>(s/d)</sub> | RRC        | PUSH/ | instruction |            |
| (5/5)              | RRA        | CALL  | [words]     |            |
|                    | SWPB       |       |             |            |
|                    | SXT        |       |             |            |
| 00, Rn             | 1          | 3/4   | 1           | SWPB R5    |
| 01, x(Rn)          | 4          | 5     | 2           | CALL 2(R7) |
| 01, EDE            | 4          | 5     | 2           | PUSH EDE   |
| 10, @Rn            | 3          | 4     | 1           | RRC @R9    |
| 11, @Rn+ see Note  | 3          | 4/5   | 1           | SWPB @R10+ |
| 11, #N             | 3          | 4/5   | 2           | CALL #81h  |

Table 5.5: Format II Instructions

Note: Immediate mode in destination field

Instructions should not use immediate mode in the destination field. This would result in unpredictable program operation.

### 5.4.3 Format III Instructions

Jxx - instructions need all the same #-of-cycles independent of a successfull Jump or not.

Clock Cycle: 2 Cycle. Length of Instruction: 1 word.

# 5.4.4 Miscellanous Instructions or Operators

RETI Clock Cycle: 5 Cycle.

Length of instruction: 1 word.

Interrupt Clock Cycle: 6 Cycle.